. Space Industry and Business News .




.
CHIP TECH
Chips as mini Internets
by Larry Hardesty for MIT News
Boston MA (SPX) Apr 11, 2012

In principle, multicore chips are faster than single-core chips because they can split up computational tasks and run them on several cores at once. Cores working on the same task will occasionally need to share data, but until recently, the core count on commercial chips has been low enough that a single bus has been able to handle the extra communication load. Graphic courtesy Christine Daniloff.

Computer chips have stopped getting faster. In order to keep increasing chips' computational power at the rate to which we've grown accustomed, chipmakers are instead giving them additional "cores," or processing units.

Today, a typical chip might have six or eight cores, all communicating with each other over a single bundle of wires, called a bus. With a bus, however, only one pair of cores can talk at a time, which would be a serious limitation in chips with hundreds or even thousands of cores, which many electrical engineers envision as the future of computing.

Li-Shiuan Peh, an associate professor of electrical engineering and computer science at MIT, wants cores to communicate the same way computers hooked to the Internet do: by bundling the information they transmit into "packets." Each core would have its own router, which could send a packet down any of several paths, depending on the condition of the network as a whole.

At the Design Automation Conference in June, Peh and her colleagues will present a paper she describes as "summarizing 10 years of research" on such "networks on chip." Not only do the researchers establish theoretical limits on the efficiency of packet-switched on-chip communication networks, but they also present measurements performed on a test chip in which they came very close to reaching several of those limits.

Last stop for buses
In principle, multicore chips are faster than single-core chips because they can split up computational tasks and run them on several cores at once. Cores working on the same task will occasionally need to share data, but until recently, the core count on commercial chips has been low enough that a single bus has been able to handle the extra communication load.

That's already changing, however: "Buses have hit a limit," Peh says. "They typically scale to about eight cores." The 10-core chips found in high-end servers frequently add a second bus, but that approach won't work for chips with hundreds of cores.

For one thing, Peh says, "buses take up a lot of power, because they are trying to drive long wires to eight or 10 cores at the same time." In the type of network Peh is proposing, on the other hand, each core communicates only with the four cores nearest it. "Here, you're driving short segments of wires, so that allows you to go lower in voltage," she explains.

In an on-chip network, however, a packet of data traveling from one core to another has to stop at every router in between. Moreover, if two packets arrive at a router at the same time, one of them has to be stored in memory while the router handles the other. Many engineers, Peh says, worry that these added requirements will introduce enough delays and computational complexity to offset the advantages of packet switching.

"The biggest problem, I think, is that in industry right now, people don't know how to build these networks, because it has been buses for decades," Peh says.

Forward thinking
Peh and her colleagues have developed two techniques to address these concerns. One is something they call "virtual bypassing." In the Internet, when a packet arrives at a router, the router inspects its addressing information before deciding which path to send it down. With virtual bypassing, however, each router sends an advance signal to the next, so that it can preset its switch, speeding the packet on with no additional computation.

In her group's test chips, Peh says, virtual bypassing allowed a very close approach to the maximum data-transmission rates predicted by theoretical analysis.

The other technique is something called low-swing signaling. Digital data consists of ones and zeroes, which are transmitted over communications channels as high and low voltages. Sunghyun Park, a PhD student advised by both Peh and Anantha Chandrakasan, the Joseph F. and Nancy P. Keithley Professor of Electrical Engineering, developed a circuit that reduces the swing between the high and low voltages from one volt to 300 millivolts.

With its combination of virtual bypassing and low-swing signaling, the researchers' test chip consumed 38 percent less energy than previous packet-switched test chips. The researchers have more work to do, Peh says, before their test chip's power consumption gets as close to the theoretical limit as its data transmission rate does. But, she adds, "if we compare it against a bus, we get orders-of-magnitude savings."

Luca Carloni, an associate professor of computer science at Columbia University who also researches networks on chip, says "the jury is always still out" on the future of chip design, but that "the advantages of packet-switched networks on chip seem compelling."

He emphasizes that those advantages include not only the operational efficiency of the chips themselves, but also "a level of regularity and productivity at design time that is very important." And within the field, he adds, "the contributions of Li-Shiuan are foundational."

Related Links
MIT
Computer Chip Architecture, Technology and Manufacture
Nano Technology News From SpaceMart.com




.
.
Get Our Free Newsletters Via Email
...
Buy Advertising Editorial Enquiries






.

. Comment on this article via your Facebook, Yahoo, AOL, Hotmail login.

Share this article via these popular social media networks
del.icio.usdel.icio.us DiggDigg RedditReddit GoogleGoogle



CHIP TECH
Opening the gate to robust quantum computing
Ames, IA (SPX) Apr 11, 2012
Scientists have overcome a major hurdle facing quantum computing: how to protect quantum information from degradation by the environment while simultaneously performing computation in a solid-state quantum system. The research was reported in Nature. A group led by U.S. Department of Energy's Ames Laboratory physicist Viatsheslav Dobrovitski and including scientists at Delft University of ... read more


CHIP TECH
Price-fixing suit hits as eyes turn to e-books

NASA Selects Loral Platform to Help Enable Next Era of Space Communications

Space Debris Remediation - Who Are We Kidding?

US cracks down on smartphone theft

CHIP TECH
Raytheon to Continue Supporting Coalition Forces' Information-Sharing Computer Network

Northrop Grumman Wins Contract for USAF Command and Control Modernization Program

TacSat-4 Enables Polar Region SatCom Experiment

'See Me' satellites may help ground forces

CHIP TECH
NASA Awards Launch Contract For Goes-R And Goes-S Missions

Spy satellite-carrying rocket blasts off

Orbital Receives Order for Minotaur I Space Launch Vehicle From USAF

Space Launch System Program Completes Step One of Combined Milestone Reviews

CHIP TECH
Galileo satellites intensify competition on the market of navigation

Hardware 'bug' hits TomTom nav devices

How interstellar beacons could help future astronauts find their way across the universe

ISS Keeps Watch on World's Sea Traffic

CHIP TECH
EU plays down financial impact of carbon tax on airlines

Airborne prayers problem solved for tech-savvy Muslims

Engine failure forces Cathay jet to turn back

China Southern committed to Airbus orders: report

CHIP TECH
Chips as mini Internets

Researcher Finds Faster, Cheaper Way To Cool Electronic Devices

Opening the gate to robust quantum computing

Controlling quantum tunneling with light

CHIP TECH
NASA Views Our Perpetual Ocean

NASA Sees New Salt in an Ancient Sea

ONR Grant Expands Research of Typhoons, Monsoons, Internal Waves in Asia-Pacific

China makes public satellite data products

CHIP TECH
Black carbon ranked number two climate pollutant by US EPA

35,000 gallons of prevention

State of the planet

Oil from Deepwater Horizon disaster entered food chain in the Gulf of Mexico


Memory Foam Mattress Review

Newsletters :: SpaceDaily Express :: SpaceWar Express :: TerraDaily Express :: Energy Daily
XML Feeds :: Space News :: Earth News :: War News :: Solar Energy News

.

The content herein, unless otherwise known to be public domain, are Copyright 1995-2012 - Space Media Network. AFP, UPI and IANS news wire stories are copyright Agence France-Presse, United Press International and Indo-Asia News Service. ESA Portal Reports are copyright European Space Agency. All NASA sourced material is public domain. Additional copyrights may apply in whole or part to other bona fide parties. Advertising does not imply endorsement,agreement or approval of any opinions, statements or information provided by Space Media Network on any Web page published or hosted by Space Media Network. Privacy Statement